mirror of
https://github.com/tiagovignatti/intel-gpu-tools.git
synced 2025-06-07 16:06:25 +00:00
ringfill generates a few very common errors when submitting requests, and historically these have been where we have had many implementation bugs, repeated over and over again. Signed-off-by: Chris Wilson <chris@chris-wilson.co.uk>
221 lines
5.7 KiB
C
221 lines
5.7 KiB
C
/*
|
|
* Copyright © 2009 Intel Corporation
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice (including the next
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
* Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
* IN THE SOFTWARE.
|
|
*
|
|
* Authors:
|
|
* Eric Anholt <eric@anholt.net>
|
|
*
|
|
*/
|
|
|
|
/** @file gem_ringfill.c
|
|
*
|
|
* This is a test of doing many tiny batchbuffer operations, in the hope of
|
|
* catching failure to manage the ring properly near full.
|
|
*/
|
|
|
|
#include "igt.h"
|
|
#include "igt_gt.h"
|
|
|
|
static void check_bo(int fd, uint32_t handle)
|
|
{
|
|
uint32_t *map;
|
|
int i;
|
|
|
|
igt_debug("Verifying result\n");
|
|
map = gem_mmap__cpu(fd, handle, 0, 4096, PROT_READ);
|
|
gem_set_domain(fd, handle, I915_GEM_DOMAIN_CPU, 0);
|
|
for (i = 0; i < 1024; i++)
|
|
igt_assert_eq(map[i], i);
|
|
munmap(map, 4096);
|
|
}
|
|
|
|
static void fill_ring(int fd, struct drm_i915_gem_execbuffer2 *execbuf)
|
|
{
|
|
int i;
|
|
|
|
/* The ring we've been using is 128k, and each rendering op
|
|
* will use at least 8 dwords:
|
|
*
|
|
* BATCH_START
|
|
* BATCH_START offset
|
|
* MI_FLUSH
|
|
* STORE_DATA_INDEX
|
|
* STORE_DATA_INDEX offset
|
|
* STORE_DATA_INDEX value
|
|
* MI_USER_INTERRUPT
|
|
* (padding)
|
|
*
|
|
* So iterate just a little more than that -- if we don't fill the ring
|
|
* doing this, we aren't likely to with this test.
|
|
*/
|
|
igt_debug("Executing execbuf %d times\n", 128*1024/(8*4));
|
|
for (i = 0; i < 128*1024 / (8 * 4); i++)
|
|
gem_execbuf(fd, execbuf);
|
|
}
|
|
|
|
#define INTERRUPTIBLE 0x1
|
|
#define HANG 0x2
|
|
#define CHILD 0x8
|
|
#define FORKED 0x8
|
|
#define BOMB 0x10
|
|
|
|
static void run_test(int fd, unsigned ring, unsigned flags)
|
|
{
|
|
const int gen = intel_gen(intel_get_drm_devid(fd));
|
|
const uint32_t bbe = MI_BATCH_BUFFER_END;
|
|
struct drm_i915_gem_exec_object2 obj[2];
|
|
struct drm_i915_gem_relocation_entry reloc[1024];
|
|
struct drm_i915_gem_execbuffer2 execbuf;
|
|
struct igt_hang_ring hang;
|
|
uint32_t *batch, *b;
|
|
int i;
|
|
|
|
gem_require_ring(fd, ring);
|
|
igt_skip_on_f(gen == 6 && (ring & ~(3<<13)) == I915_EXEC_BSD,
|
|
"MI_STORE_DATA broken on gen6 bsd\n");
|
|
|
|
gem_quiescent_gpu(fd);
|
|
|
|
memset(&execbuf, 0, sizeof(execbuf));
|
|
execbuf.buffers_ptr = (uintptr_t)obj;
|
|
execbuf.buffer_count = 2;
|
|
execbuf.flags = ring | (1 << 11);
|
|
if (gen < 6)
|
|
execbuf.flags |= I915_EXEC_SECURE;
|
|
|
|
memset(obj, 0, sizeof(obj));
|
|
obj[0].handle = gem_create(fd, 4096);
|
|
obj[0].flags |= EXEC_OBJECT_WRITE;
|
|
obj[1].handle = gem_create(fd, 1024*16 + 4096);
|
|
gem_write(fd, obj[1].handle, 0, &bbe, sizeof(bbe));
|
|
igt_require(__gem_execbuf(fd, &execbuf) == 0);
|
|
|
|
obj[1].relocs_ptr = (uintptr_t)reloc;
|
|
obj[1].relocation_count = 1024;
|
|
|
|
batch = gem_mmap__cpu(fd, obj[1].handle, 0, 16*1024 + 4096,
|
|
PROT_WRITE | PROT_READ);
|
|
gem_set_domain(fd, obj[1].handle,
|
|
I915_GEM_DOMAIN_CPU, I915_GEM_DOMAIN_CPU);
|
|
|
|
memset(reloc, 0, sizeof(reloc));
|
|
b = batch;
|
|
for (i = 0; i < 1024; i++) {
|
|
uint64_t offset;
|
|
|
|
reloc[i].target_handle = obj[0].handle;
|
|
reloc[i].presumed_offset = obj[0].offset;
|
|
reloc[i].offset = (b - batch + 1) * sizeof(*batch);
|
|
reloc[i].delta = i * sizeof(uint32_t);
|
|
reloc[i].read_domains = I915_GEM_DOMAIN_INSTRUCTION;
|
|
reloc[i].write_domain = I915_GEM_DOMAIN_INSTRUCTION;
|
|
|
|
offset = obj[0].offset + reloc[i].delta;
|
|
*b++ = MI_STORE_DWORD_IMM | (gen < 6 ? 1 << 22 : 0);
|
|
if (gen >= 8) {
|
|
*b++ = offset;
|
|
*b++ = offset >> 32;
|
|
} else if (gen >= 4) {
|
|
*b++ = 0;
|
|
*b++ = offset;
|
|
reloc[i].offset += sizeof(*batch);
|
|
} else {
|
|
b[-1] -= 1;
|
|
*b++ = offset;
|
|
}
|
|
*b++ = i;
|
|
}
|
|
*b++ = MI_BATCH_BUFFER_END;
|
|
munmap(batch, 16*1024+4096);
|
|
gem_execbuf(fd, &execbuf);
|
|
check_bo(fd, obj[0].handle);
|
|
|
|
memset(&hang, 0, sizeof(hang));
|
|
if (flags & HANG)
|
|
hang = igt_hang_ring(fd, ring & ~(3<<13));
|
|
|
|
if (flags & INTERRUPTIBLE)
|
|
igt_fork_signal_helper();
|
|
|
|
if (flags & (CHILD | FORKED | BOMB)) {
|
|
int nchild;
|
|
|
|
if (flags & CHILD)
|
|
nchild = 1;
|
|
else if (flags & FORKED)
|
|
nchild = sysconf(_SC_NPROCESSORS_ONLN);
|
|
else
|
|
nchild = 8*sysconf(_SC_NPROCESSORS_ONLN);
|
|
|
|
igt_debug("Forking %d children\n", nchild);
|
|
igt_fork(child, nchild)
|
|
fill_ring(fd, &execbuf);
|
|
|
|
igt_waitchildren();
|
|
} else
|
|
fill_ring(fd, &execbuf);
|
|
|
|
if (flags & INTERRUPTIBLE)
|
|
igt_stop_signal_helper();
|
|
|
|
if (flags & HANG)
|
|
igt_post_hang_ring(fd, hang);
|
|
else
|
|
check_bo(fd, obj[0].handle);
|
|
|
|
gem_close(fd, obj[1].handle);
|
|
gem_close(fd, obj[0].handle);
|
|
}
|
|
|
|
igt_main
|
|
{
|
|
const struct {
|
|
const char *suffix;
|
|
unsigned flags;
|
|
} modes[] = {
|
|
{ "", 0 },
|
|
{ "-interruptible", INTERRUPTIBLE },
|
|
{ "-hang", HANG },
|
|
{ "-child", CHILD },
|
|
{ "-forked", FORKED },
|
|
{ "-bomb", BOMB | INTERRUPTIBLE },
|
|
{ NULL, 0 }
|
|
}, *mode;
|
|
const struct intel_execution_engine *e;
|
|
int fd;
|
|
|
|
igt_fixture
|
|
fd = drm_open_driver_master(DRIVER_INTEL);
|
|
|
|
for (mode = modes; mode->suffix; mode++) {
|
|
for (e = intel_execution_engines; e->name; e++) {
|
|
igt_subtest_f("%s%s%s",
|
|
e->exec_id ? "" : "basic-",
|
|
e->name,
|
|
mode->suffix)
|
|
run_test(fd, e->exec_id | e->flags, mode->flags);
|
|
}
|
|
}
|
|
|
|
igt_fixture
|
|
close(fd);
|
|
}
|