Supporting multi-branch instructios BRD & BRC

brd: redirect channels to branches
brc: let channels converging together

also rewrite code converting label to offset
This commit is contained in:
Homer Hsing 2012-09-24 10:06:35 +08:00 committed by Damien Lespiau
parent 5d589dbe13
commit 88dfdf34df
4 changed files with 108 additions and 12 deletions

View File

@ -575,7 +575,9 @@
#define BRW_OPCODE_BFI1 25 #define BRW_OPCODE_BFI1 25
#define BRW_OPCODE_BFI2 26 #define BRW_OPCODE_BFI2 26
#define BRW_OPCODE_JMPI 32 #define BRW_OPCODE_JMPI 32
#define BRW_OPCODE_BRD 33
#define BRW_OPCODE_IF 34 #define BRW_OPCODE_IF 34
#define BRW_OPCODE_BRC 35
#define BRW_OPCODE_IFF 35 #define BRW_OPCODE_IFF 35
#define BRW_OPCODE_ELSE 36 #define BRW_OPCODE_ELSE 36
#define BRW_OPCODE_ENDIF 37 #define BRW_OPCODE_ENDIF 37

View File

@ -40,6 +40,16 @@ extern long int gen_level;
extern int advanced_flag; extern int advanced_flag;
extern int yylineno; extern int yylineno;
extern int need_export; extern int need_export;
static struct src_operand src_null_reg =
{
.reg_file = BRW_ARCHITECTURE_REGISTER_FILE,
.reg_nr = BRW_ARF_NULL,
};
static struct dst_operand dst_null_reg =
{
.reg_file = BRW_ARCHITECTURE_REGISTER_FILE,
.reg_nr = BRW_ARF_NULL,
};
static int get_type_size(GLuint type); static int get_type_size(GLuint type);
int set_instruction_dest(struct brw_instruction *instr, int set_instruction_dest(struct brw_instruction *instr,
@ -121,6 +131,7 @@ void set_direct_src_operand(struct src_operand *src, struct direct_reg *reg,
%token <integer> MATH_INST %token <integer> MATH_INST
%token <integer> MAD LRP BFE BFI2 SUBB %token <integer> MAD LRP BFE BFI2 SUBB
%token <integer> CALL RET %token <integer> CALL RET
%token <integer> BRD BRC
%token NULL_TOKEN MATH SAMPLER GATEWAY READ WRITE URB THREAD_SPAWNER VME DATA_PORT %token NULL_TOKEN MATH SAMPLER GATEWAY READ WRITE URB THREAD_SPAWNER VME DATA_PORT
@ -162,6 +173,7 @@ void set_direct_src_operand(struct src_operand *src, struct direct_reg *reg,
%type <instruction> instoptions instoption_list predicate %type <instruction> instoptions instoption_list predicate
%type <instruction> mathinstruction %type <instruction> mathinstruction
%type <instruction> subroutineinstruction %type <instruction> subroutineinstruction
%type <instruction> multibranchinstruction
%type <string> label %type <string> label
%type <program> instrseq %type <program> instrseq
%type <integer> instoption %type <integer> instoption
@ -385,6 +397,67 @@ instruction: unaryinstruction
| specialinstruction | specialinstruction
| mathinstruction | mathinstruction
| subroutineinstruction | subroutineinstruction
| multibranchinstruction
;
multibranchinstruction:
predicate BRD execsize relativelocation instoptions
{
/* Gen7 bspec: dest must be null. use Switch option */
memset(&$$, 0, sizeof($$));
set_instruction_predicate(&$$, &$1);
$$.header.opcode = $2;
$$.header.execution_size = $3;
$$.header.thread_control |= BRW_THREAD_SWITCH;
$$.first_reloc_target = $4.reloc_target;
$$.first_reloc_offset = $4.imm32;
set_instruction_dest(&$$, &dst_null_reg);
}
| predicate BRD execsize src instoptions
{
/* Gen7 bspec: dest must be null. src must be a scalar DWord */
if($4.reg_type != BRW_REGISTER_TYPE_D) {
fprintf(stderr, "The dest type of BRD should be D.\n");
YYERROR;
}
memset(&$$, 0, sizeof($$));
set_instruction_predicate(&$$, &$1);
$$.header.opcode = $2;
$$.header.execution_size = $3;
$$.header.thread_control |= BRW_THREAD_SWITCH;
set_instruction_dest(&$$, &dst_null_reg);
set_instruction_src0(&$$, &$4);
}
| predicate BRC execsize relativelocation relativelocation instoptions
{
/* Gen7 bspec: dest must be null. src0 must be null. use Switch option */
memset(&$$, 0, sizeof($$));
set_instruction_predicate(&$$, &$1);
$$.header.opcode = $2;
$$.header.execution_size = $3;
$$.header.thread_control |= BRW_THREAD_SWITCH;
$$.first_reloc_target = $4.reloc_target;
$$.first_reloc_offset = $4.imm32;
$$.second_reloc_target = $5.reloc_target;
$$.second_reloc_offset = $5.imm32;
set_instruction_dest(&$$, &dst_null_reg);
set_instruction_src0(&$$, &src_null_reg);
}
| predicate BRC execsize src instoptions
{
/* Gen7 bspec: dest must be null. src must be DWORD. use Switch option */
if($4.reg_type != BRW_REGISTER_TYPE_D) {
fprintf(stderr, "The dest type of BRC should be D.\n");
YYERROR;
}
memset(&$$, 0, sizeof($$));
set_instruction_predicate(&$$, &$1);
$$.header.opcode = $2;
$$.header.execution_size = $3;
$$.header.thread_control |= BRW_THREAD_SWITCH;
set_instruction_dest(&$$, &dst_null_reg);
set_instruction_src0(&$$, &$4);
}
; ;
subroutineinstruction: subroutineinstruction:

View File

@ -138,6 +138,8 @@ yylval.integer = BRW_CHANNEL_W;
"endif" { yylval.integer = BRW_OPCODE_ENDIF; return ENDIF; } "endif" { yylval.integer = BRW_OPCODE_ENDIF; return ENDIF; }
"call" { yylval.integer = BRW_OPCODE_CALL; return CALL; } "call" { yylval.integer = BRW_OPCODE_CALL; return CALL; }
"ret" { yylval.integer = BRW_OPCODE_RET; return RET; } "ret" { yylval.integer = BRW_OPCODE_RET; return RET; }
"brd" { yylval.integer = BRW_OPCODE_BRD; return BRD; }
"brc" { yylval.integer = BRW_OPCODE_BRC; return BRC; }
"pln" { yylval.integer = BRW_OPCODE_PLN; return PLN; } "pln" { yylval.integer = BRW_OPCODE_PLN; return PLN; }

View File

@ -79,6 +79,16 @@ static const struct option longopts[] = {
{ NULL, 0, NULL, 0 } { NULL, 0, NULL, 0 }
}; };
// jump distance used in branch instructions as JIP or UIP
static int jump_distance(int offset)
{
// Gen4- bspec: the jump distance is in number of sixteen-byte units
// Gen5+ bspec: the jump distance is in number of eight-byte units
if(gen_level >= 5)
offset *= 2;
return offset;
}
static void usage(void) static void usage(void)
{ {
fprintf(stderr, "usage: intel-gen4asm [options] inputfile\n"); fprintf(stderr, "usage: intel-gen4asm [options] inputfile\n");
@ -169,6 +179,10 @@ int label_to_addr(char *name, int start_addr)
r = p->addr; r = p->addr;
} }
} }
if(r == -1) {
fprintf(stderr, "Can't find label %s\n", name);
exit(1);
}
return r; return r;
} }
@ -385,20 +399,25 @@ int main(int argc, char **argv)
} }
for (entry = compiled_program.first; entry; entry = entry->next) { for (entry = compiled_program.first; entry; entry = entry->next) {
if (entry->instruction.first_reloc_target) { struct brw_instruction *inst = & entry->instruction;
int addr = label_to_addr(entry->instruction.first_reloc_target,
entry->inst_offset); if (inst->first_reloc_target)
if(addr == -1) { inst->first_reloc_offset = label_to_addr(inst->first_reloc_target, entry->inst_offset);
fprintf(stderr, "can not find label %s\n",
entry->instruction.first_reloc_target); if (inst->second_reloc_target)
exit(1); inst->second_reloc_offset = label_to_addr(inst->second_reloc_target, entry->inst_offset);
}
int offset = addr - entry->inst_offset; if (inst->second_reloc_offset) {
// this is a branch instruction with two offset arguments
entry->instruction.bits3.branch_2_offset.JIP = jump_distance(inst->first_reloc_offset - entry->inst_offset);
entry->instruction.bits3.branch_2_offset.UIP = jump_distance(inst->second_reloc_offset - entry->inst_offset);
} else if (inst->first_reloc_offset) {
// this is a branch instruction with one offset argument
int offset = inst->first_reloc_offset - entry->inst_offset;
/* bspec: Unlike other flow control instructions, the offset used by JMPI is relative to the incremented instruction pointer rather than the IP value for the instruction itself. */
if(entry->instruction.header.opcode == BRW_OPCODE_JMPI) if(entry->instruction.header.opcode == BRW_OPCODE_JMPI)
offset --; offset --;
if(gen_level >= 5) entry->instruction.bits3.JIP = jump_distance(offset);
offset *= 2; // bspec: the jump distance in number of eight-byte units
entry->instruction.bits3.JIP = offset;
if(entry->instruction.header.opcode == BRW_OPCODE_ELSE) if(entry->instruction.header.opcode == BRW_OPCODE_ELSE)
entry->instruction.bits3.branch_2_offset.UIP = 1; entry->instruction.bits3.branch_2_offset.UIP = 1;
} }